Product Summary

The MT48LC16M16A2BG-75:D is a dynamic random-access memory, dynamic random-access memory containing 268,435,456 bits. The MT48LC16M16A2BG-75:D is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 67,108,864-bit banks is organized as 8,192 rows by 2,048 columns by 4 bits. Each of the x8’s 67,108,864-bit banks is organized as 8,192 rows by 1,024 columns by 8 bits. Each of the x16’s 67,108,864-bit banks is organized as 8,192 rows by 512 columns by 16 bits. The MT48LC16M16A2BG-75:D uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high-speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation. The MT48LC16M16A2BG-75:D is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.

Parametrics

MT48LC16M16A2BG-75:D absolute maximum ratings: (1)Voltage on VDD; VDDQ supply relative to VSS: –1, +4.6 V; (2)Voltage on inputs, NC, or I/O pins relative to VSS: –1, +4.6 V; (3)Operating temperature TA (commercial): 0, +70°C; (4)Operating temperature TA (industrial “IT”): -40, +85°C; (5)Storage temperature (plastic): –55, +150 °C; (6)Power dissipation: 1 W.

Features

MT48LC16M16A2BG-75:D features: (1)PC100- and PC133-compliant; (2)Fully synchronous; all signals registered on positive edge of system clock; (3)Internal pipelined operation; column address can be changed every clock cycle; (4)Internal banks for hiding row access/precharge; (5 Programmable burst lengths: 1, 2, 4, 8, or full page; (6)Auto precharge, includes concurrent auto precharge, and auto refresh modes; (7)Self refresh mode; (8)64ms, 8,192-cycle refresh; (9)LVTTL-compatible inputs and outputs; (10)Single +3.3V ±0.3V power supply.

Diagrams

 MT48LC16M16A2BG-75:D block diagram

Image Part No Mfg Description Data Sheet Download Pricing
(USD)
Quantity
MT48LC16M16A2BG-75:D
MT48LC16M16A2BG-75:D


IC SDRAM 256MBIT 133MHZ 54FBGA

Data Sheet

0-1000: $3.10
MT48LC16M16A2BG-75:D TR
MT48LC16M16A2BG-75:D TR


IC SDRAM 256MBIT 133MHZ 54VFBGA

Data Sheet

0-1: $4.75
1-10: $4.37
10-25: $4.28
25-50: $4.27
50-100: $3.83
100-250: $3.71
250-500: $3.53